| Literature DB >> 24825923 |
Samrat Dey1, Lushon Banks1, Shaw-Pin Chen1, Wenbin Xu1, Thomas K Lewellen2, Robert S Miyaoka2, Jacques C Rudell1.
Abstract
Our lab has previously reported on novel board-level readout electronics for an 8×8 silicon photomultiplier (SiPM) array featuring row/column summation technique to reduce the hardware requirements for signal processing. We are taking the next step by implementing a monolithic CMOS chip which is based on the row-column architecture. In addition, this paper explores the option of using diagonal summation as well as calibration to compensate for temperature and process variations. Further description of a timing pickoff signal which aligns all of the positioning (spatial channels) pulses in the array is described. The ASIC design is targeted to be scalable with the detector size and flexible to accommodate detectors from different vendors. This paper focuses on circuit implementation issues associated with the design of the ASIC to interface our Phase II MiCES FPGA board with a SiPM array. Moreover, a discussion is provided for strategies to eventually integrate all the analog and mixed-signal electronics with the SiPM, on either a single-silicon substrate or multi-chip module (MCM).Entities:
Year: 2011 PMID: 24825923 PMCID: PMC4016969 DOI: 10.1109/NSSMIC.2011.6154092
Source DB: PubMed Journal: IEEE Trans Nucl Sci ISSN: 0018-9499 Impact factor: 1.679