| Literature DB >> 35480189 |
Liuhui Lei1, Yuanyuan Tan2, Xing Yuan1, Wei Dou1, Jiale Zhang1, Yongkang Wang1, Sizhe Zeng1, Shenyi Deng1, Haoting Guo1, Weichang Zhou1, Dongsheng Tang1.
Abstract
Flexible electric-double-layer (EDL) thin film transistors (TFTs) based on a vertical InGaZnO4 (IGZO) channel are fabricated at room temperature. Such TFTs show a low operation voltage of 1.0 V due to the large specific gate capacitance of 3.8 μF cm-2 related to electric-double-layer formation. The threshold voltage, drain current on/off ratio and subthreshold swing are estimated to be -0.1 V, 1.2 × 106 and 80 mV per decade, respectively. The combination of low voltage, high current on-to-off ratio and room temperature processing make the flexible vertical-IGZO-channel TFTs very promising for low-power portable flexible electronics applications. This journal is © The Royal Society of Chemistry.Entities:
Year: 2021 PMID: 35480189 PMCID: PMC9033188 DOI: 10.1039/d1ra02155a
Source DB: PubMed Journal: RSC Adv ISSN: 2046-2069 Impact factor: 3.361
Fig. 1Schematic diagram of flexible EDL vertical IGZO channel TFT with a top gate. (a) Red box: band diagram for the device biased with a positive gate voltage (Vgs > 0 V). (b) Red box: band diagram for the device biased with a positive gate voltage (Vgs < 0 V).
Fig. 2(a) Schematic diagram of EDL formed in the vertical IGZO channel TFTs gated by microporous SiO2. (b) The C–f characteristics for microporous-SiO2 dielectric.
Fig. 3(a) Typical output characteristics and (b) transfer characteristics of flexible EDL vertical IGZO channel TFTs with a top gate.
Fig. 4Gate leakage current (Ig–Vgs) curve of the measured TFT.
Comparison of the electrical performance of such vertical channel TFTs with other works
| Operating voltage (V) |
| SS (mV per decade) |
| Substrate | |
|---|---|---|---|---|---|
| This work | 1 | 1.2 × 106 | 80 | −0.1 | Paper |
| Ref. | 15 | 3.39 × 107 | 210 | — | Silicon wafer |
| Ref. | 20 | 5.16 × 105 | 340 | 1.52 | CPI on glass |
| Ref. | 16 | 105 | 320 | 0.85 | Glass |