| Literature DB >> 32139679 |
Mao-Lin Chen1,2, Xingdan Sun1,2, Hang Liu3, Hanwen Wang1,2, Qianbing Zhu1,2, Shasha Wang4, Haifeng Du4, Baojuan Dong5,6, Jing Zhang7,8, Yun Sun1,2, Song Qiu9, Thomas Alava10, Song Liu11, Dong-Ming Sun12,13, Zheng Han14,15,16,17.
Abstract
Since its invention in the 1960s, one of the most significant evolutions of metal-oxide-semiconductor field effect transistors (MOS-FETs) would be the three dimensionalized version that makes the semiconducting channel vertically wrapped by conformal gate electrodes, also recognized as FinFET. During the past decades, the width of fin (W[Formula: see text]) in FinFETs has shrunk from about 150 nm to a few nanometers. However, W[Formula: see text] seems to have been levelling off in recent years, owing to the limitation of lithography precision. Here, we show that by adapting a template-growth method, different types of mono-layered two-dimensional crystals are isolated in a vertical manner. Based on this, FinFETs with one atomic layer fin are obtained, with on/off ratios reaching [Formula: see text]. Our findings push the FinFET to the sub 1 nm fin-width limit, and may shed light on the next generation nanoelectronics for higher integration and lower power consumption.Entities:
Year: 2020 PMID: 32139679 PMCID: PMC7058032 DOI: 10.1038/s41467-020-15096-0
Source DB: PubMed Journal: Nat Commun ISSN: 2041-1723 Impact factor: 14.919
Fig. 1The ML-FinFET with 0.6 nm.
a Demonstration of the ML-TMD fin as compared to etched Si-fin and nanotubes in their typical dimensions. b Schematic picture of the ML-FinFET presented in this work. Inset in b shows the several options for depositing the fin materials in this structure. c Schematic of a monolayer MoS crystal growing over a 300 nm height Si step, with the side wall coated by HfO. d Scanning electron micrograph (SEM) image of the as-fabricated 300 nm Si step. e SEM morphology of a typical monolayered MoS crystal growing over the 300 nm height step, while the dash red lines highlight the outline of the crystal. Scale bars in d, e are 100 nm and 1 µm, respectively.
Fig. 2Fabrication of ML-FinFETs.
a–h Schematic images of the detailed process for fabricating the ML-FinFETs, with the name of each step labeled below. i Zoomed-in false-colored SEM image of a typical vertically clamped ML MoS, corresponding to the h. j Gate electrodes deposited on the HfO-coated structure in h, finishing the whole process of ML-FinFET fabrication. k, l False-colored SEM images of the ML-FinFET with metal and CNT-film gates, respectively. Scale bars in i, k, l are 500, 500 and 200 nm, respectively.
Fig. 3Electrical performances of the MoS ML-FinFETs.
a Field effect curves at 1.0 V source-drain voltage of MoS ML-FinFET. b curves at different gate voltages for the MoS ML-FinFET, the inset figure shows the field effect curve of the same device. c, d Statistics of on/off ratios and mobilities of MoS ML-FinFETs in this work.
Fig. 4Prospects of the ML-FinFETs.
a The simulated carrier statics of 4 nm gate length FinFET at off and on states, the color bar represents the carrier density in a log scale. b The simulated field effect curves of 4 nm gate length FinFET at = 0.1 and 1.5 V, respectively. c A time scale evolution of . Our current work, marked by the red solid star, brings the to the one atomic layer limit, which in principle cannot be shrunk any further. d False-colored SEM image of an ML-Fin array, with 50 nm pitch and 300 nm fin height. Scale bar in (d) is 300 nm.