| Literature DB >> 35987781 |
Chu-En Lin1, Yueh-Heng Lu2, Meng-Ting Zhou2, Chii-Chang Chen3.
Abstract
In this work, we aim to use the optical amplifiers, directional couplers and phase modulators to build the electro-optical gates. Thanks to the 2-layer-multilayer-perceptron structure, the inversion of matrix is performed to obtain the coupling ratio of the directional couplers and the phase delay of the phase modulators. The electro-optical OR, AND, XOR, NAND, NOR and XNOR gates are demonstrated. Moreover, we not only study the results under the ideal condition of device, but also discuss the imperfect situation with 1% error of fabrication or operation to study the tolerance of this system. Through our simulation results, the visibility of the gate output can be higher than 0.83. The gates can be fabricated in a silicon-based chip to develop the integrated optics computing system.Entities:
Year: 2022 PMID: 35987781 PMCID: PMC9392777 DOI: 10.1038/s41598-022-18408-0
Source DB: PubMed Journal: Sci Rep ISSN: 2045-2322 Impact factor: 4.996
Figure 1The optical setup of this EO logic gate. CW, DC and PM stand for the continuous wave, the 2 by 2 directional coupler, and the phase modulator. The possible recombination of the input signals A and B is (0, 0), (0, 1 V), (1 V, 0) and (1 V, 1 V). The corresponding Y for the XOR gate is [0 1 1 0].
The coupling ratio of the directional coupler DCA, DCB and DCC.
| OR | 68 | 6 | 3 |
| AND | 73 | 89 | 98 |
| XOR | 56 | 83 | 96 |
| NAND | 22 | 8 | 7 |
| NOR | 58 | 23 | 81 |
| XNOR | 56 | 4 | 76 |
The coupling ratio of the directional coupler DC1, DC2 and DC3 and the phase delay of the phase modulators PM1, PM2 and PM3.
| OR | 71 | 56 | 47 | − 3.91° | − 11.43° | 114.98° |
| AND | 43 | 27 | 25 | − 10.16° | − 20.43° | − 81.14° |
| XOR | 37 | 64 | 5.91° | 47.83° | ||
| NAND | 47 | 55 | 74 | 0.46° | 5.82° | − 8.27° |
| NOR | 51 | 48 | 1 | 0° | 0° | 0° |
| XNOR | 57 | 52 | 25 | 7.14° | − 11.74° | 106.32° |
Significant values are in bold.
Figure 2The output power of (a) OR, (b) AND, (c) XOR, (d) NAND, (e) NOR and (f) XNOR logic gates.
The visibility of the output signals for 1% error of coupling ratio of the directional couplers DC1, DC2, and DC3 as well as the phase delay of the phase modulators PM1, PM2, PM3.
| OR | 1.00 | 0.99 | 1.00 | 0.98 | 0.94 | 1.00 |
| AND | 0.99 | 1.00 | 1.00 | 0.93 | 0.99 | 1.00 |
| XOR | 0.99 | 1.00 | 0.91 | 0.89 | 0.99 | |
| NAND | 0.99 | 1.00 | 0.93 | 0.86 | 1.00 | |
| NOR | 1.00 | 0.99 | 1.00 | 1.00 | ||
| XNOR | 0.99 | 1.00 | 1.00 | 0.89 | 0.94 | 1.00 |
Significant values are in bold.