| Literature DB >> 34068670 |
Michael S Gerlt1, Nino F Läubli2, Michel Manser1, Bradley J Nelson2, Jürg Dual1.
Abstract
Deep reactive ion etching (DRIE) with the Bosch process is one of the key procedures used to manufacture micron-sized structures for MEMS and microfluidic applications in silicon and, hence, of increasing importance for miniaturisation in biomedical research. While guaranteeing high aspect ratio structures and providing high design flexibility, the etching procedure suffers from reactive ion etching lag and often relies on complex oxide masks to enable deep etching. The reactive ion etching lag, leading to reduced etch depths for features exceeding an aspect ratio of 1:1, typically causes a height difference of above 10% for structures with aspect ratios ranging from 2.5:1 to 10:1, and, therefore, can significantly influence subsequent device functionality. In this work, we introduce an optimised two-step Bosch process that reduces the etch lag to below 1.5%. Furthermore, we demonstrate an improved three-step Bosch process, allowing the fabrication of structures with 6 μm width at depths up to 180 μm while maintaining their stability.Entities:
Keywords: deep reactive ion etching; fabrication; high aspect ratio; process optimization; reduced etch lag; small structures
Year: 2021 PMID: 34068670 PMCID: PMC8150727 DOI: 10.3390/mi12050542
Source DB: PubMed Journal: Micromachines (Basel) ISSN: 2072-666X Impact factor: 2.891
Figure 1Bosch process. (a) Sketch of the Bosch process. (1) Silicon wafer with mask after one process cycle. (2) Deposition of a polymer layer during passivation. (3) Physical and chemical etching. (4) Silicon wafer with mask after two process cycles. (b) Scanning electron microscopy image of a × × (x, y, z) silicon pillar. The scallops that result from the sidewall etching are clearly visible. Scale bar corresponding to .
Figure 2Reduced RIE lag. (a) Schematic of the Bosch process parameters for a standard process (top) and the optimised process parameters (bottom). A minimum gas flow of 10 sccm is always maintained to enable faster switching times (violet horizontal bar). (b) Optical microscopy images of diced silicon wafers to illustrate the improvement in RIE lag. (top) Trenches etched with the standard Bosch process, with to wide trenches reached a depths of and , respectively, corresponding to an RIE lag of 10.8%. (bottom) Trenches etched with our optimised process, with to width were etched deep into the silicon wafer, corresponding to a RIE lag of below 1.5%. The optimised process lead to an etch angle of (see Supporting Figure S3). Scale bars corresponding to . (c) Optical microscopy images of a diced silicon wafer with a wide trench. The maximal achievable etch depth with PR (top) and (bottom) as the mask was and , respectively. Scale bars corresponding to .
Figure 3High aspect ratio etching of small structures. (a) Schematic of the standard three-step Bosch process parameters as provided by the supplier (top) and the optimised parameters (bottom). (b) Optical microscopy images of micron-sized pillars with height (z-direction), produced with the standard (top) and optimised (bottom) process parameters. Numbers on the top and the side correspond to the width (x-direction) and length (y-direction) of the structures, respectively. With our novel process, we achieved the production of a 40 × 10 × (x,y,z) pillar, which was impossible with the standard recipe. Scale bar corresponding to . (c) Optical microscopy pictures of a diced silicon wafer with two channels and a narrow wall in-between. The tranches were etched (top) and (bottom) deep into the silicon wafer. The narrow wall is wide (top) and wide (bottom). The channels have an etch angle of . The etch angle for the optimised process was (see Supporting Figure S6). Scale bars corresponding to .