Literature DB >> 33043895

Fabrication process and failure analysis for robust quantum dots in silicon.

J P Dodson1, Nathan Holman1, Brandur Thorgrimsson1, Samuel F Neyens1, E R MacQuarrie1, Thomas McJunkin1, Ryan H Foote1, L F Edge2, S N Coppersmith1,3, M A Eriksson1.   

Abstract

We present an improved fabrication process for overlapping aluminum gate quantum dot devices on Si/SiGe heterostructures that incorporates low-temperature inter-gate oxidation, thermal annealing of gate oxide, on-chip electrostatic discharge (ESD) protection and an optimized interconnect process for thermal budget considerations. This process reduces gate-to-gate leakage, damage from ESD, dewetting of aluminum and formation of undesired alloys in device interconnects. Additionally, cross-sectional scanning transmission electron microscopy (STEM) images elucidate gate electrode morphology in the active region as device geometry is varied. We show that overlapping aluminum gate layers homogeneously conform to the topology beneath them, independent of gate geometry and identify critical dimensions in the gate geometry where pattern transfer becomes non-ideal, causing device failure.

Entities:  

Year:  2020        PMID: 33043895     DOI: 10.1088/1361-6528/abb559

Source DB:  PubMed          Journal:  Nanotechnology        ISSN: 0957-4484            Impact factor:   3.874


  1 in total

1.  Developing Single Layer MOS Quantum Dots for Diagnostic Qubits.

Authors:  Yanxue Hong; A N Ramanayaka; Ryan Stein; M D Stewart; J M Pomeroy
Journal:  J Vac Sci Technol B Nanotechnol Microelectron       Date:  2021
  1 in total

北京卡尤迪生物科技股份有限公司 © 2022-2023.