| Literature DB >> 32102235 |
Hyeonjeong Kim1, Songyi Yoo1, In-Man Kang2, Seongjae Cho3, Wookyung Sun1, Hyungsoon Shin1.
Abstract
Recently, one-transistor dynamic random-access memory (1T-DRAM) cells having a polysilicon body (poly-Si 1T-DRAM) have attracted attention as candidates to replace conventional one-transistor one-capacitor dynamic random-access memory (1T-1C DRAM). Poly-Si 1T-DRAM enables the cost-effective implementation of a silicon-on-insulator (SOI) structure and a three-dimensional (3D) stacked architecture for increasing integration density. However, studies on the transient characteristics of poly-Si 1T-DRAM are still lacking. In this paper, with TCAD simulation, we examine the differences between the memory mechanisms in poly-Si and silicon body 1T-DRAM. A silicon 1T-DRAM cell's data state is determined by the number of holes stored in a floating body (FB), while a poly-Si 1T-DRAM cell's state depends on the number of electrons trapped in its grain boundary (GB). This means that a poly-Si 1T-DRAM can perform memory operations by using GB as a storage region in thin body devices with a small FB area.Entities:
Keywords: electron trapping; grain boundary; one-transistor dynamic random-access memory (1T-DRAM); polysilicon
Year: 2020 PMID: 32102235 PMCID: PMC7074760 DOI: 10.3390/mi11020228
Source DB: PubMed Journal: Micromachines (Basel) ISSN: 2072-666X Impact factor: 2.891
Figure 1Cross-section of the simulated structure of (a) silicon one-transistor dynamic random-access memory (1T-DRAM); and (b) poly-Si 1T-DRAM; (c) transfer characteristics of silicon 1T-DRAM and poly-Si 1T-DRAM devices (inset, density of states used for poly-Si 1T-DRAM).
Bias conditions for one-transistor dynamic random-access memory (1T-DRAM) operation.
| Write “1” | Write “0” | Read | Hold | |
|---|---|---|---|---|
|
| −2 | 0 | 0.6 (Silicon 1T-DRAM) | 0 |
|
| 2 | −1.5 | 0.1 | 0 |
|
| 500 | 150 | 10 | − |
Figure 2Transient characteristics of (a) silicon and (b) poly-Si 1T-DRAM according to Tbody/@T = 300 K.
Sensing margin of silicon and poly-Si 1T-DRAMs for varied Tbody.
| Tbody | Sensing Margin of Silicon 1T- DRAM (uA/um) | Sensing Margin of Poly-Si 1T- DRAM (uA/um) |
|---|---|---|
| 30 nm | 0.15 | 3.16 |
| 40 nm | 0.59 | 3.96 |
| 50 nm | 1.11 | 4.54 |
Figure 3Charge variation according to the hold time (a) in the floating body (FB) of silicon 1T-DRAM and (b) in the grain boundary (GB) of poly-Si 1T-DRAM/@T = 300 K.
Figure 4Conduction band energy diagram of poly-Si 1T-DRAM at two hold times (black lines, 10−8 s and red lines, 10−1 s). (a) During the read “0” period and (b) during the read “1” period.
Figure 5The simulated structure of poly-Si body 1T-DRAM with (a) 2 GBs; (b) 3 GBs; and (c) 4 GBs in a channel; (d–f) the simulated structure of 3 GBs poly-Si body 1T-DRAM with different GBs location /@T = 300 K.
Figure 6(a)Sensing margin and (b) trapped electron charge according to the number of GBs in the poly-Si channel of poly-Si 1T-DRAM.