Literature DB >> 30070975

CMOS platform for atomic-scale device fabrication.

Tomáš Škereň1, Nikola Pascher, Arnaud Garnier, Patrick Reynaud, Emmanuel Rolland, Aurélie Thuaire, Daniel Widmer, Xavier Jehl, Andreas Fuhrer.   

Abstract

Controlled atomic scale fabrication based on scanning probe patterning or surface assembly typically involves a complex process flow, stringent requirements for an ultra-high vacuum environment, long fabrication times and, consequently, limited throughput and device yield. We demonstrate a device platform that overcomes these limitations by integrating scanning-probe based dopant device fabrication with a CMOS-compatible process flow. Silicon on insulator substrates are used featuring a reconstructed Si(001):H surface that is protected by a capping chip and has pre-implanted contacts ready for scanning tunneling microscope (STM) patterning. Processing in ultra-high vacuum is thereby reduced to a few critical steps. Subsequent reintegration of the samples into the CMOS process flow opens the door to successful application of STM fabricated dopant devices in more complex device architectures. Full functionality of this approach is demonstrated with magnetotransport measurements on degenerately doped STM patterned Si:P nanowires up to room temperature.

Entities:  

Year:  2018        PMID: 30070975     DOI: 10.1088/1361-6528/aad7ab

Source DB:  PubMed          Journal:  Nanotechnology        ISSN: 0957-4484            Impact factor:   3.874


  1 in total

1.  Conductivity and size quantization effects in semiconductor [Formula: see text]-layer systems.

Authors:  Juan P Mendez; Denis Mamaluy
Journal:  Sci Rep       Date:  2022-09-30       Impact factor: 4.996

  1 in total

北京卡尤迪生物科技股份有限公司 © 2022-2023.