Literature DB >> 26422697

Thin-dielectric-layer engineering for 3D nanostructure integration using an innovative planarization approach.

Y Guerfi1, J B Doucet, G Larrieu.   

Abstract

Three-dimensional (3D) nanostructures are emerging as promising building blocks for a large spectrum of applications. One critical issue in integration regards mastering the thin, flat, and chemically stable insulating layer that must be implemented on the nanostructure network in order to build striking nano-architectures. In this letter, we report an innovative method for nanoscale planarization on 3D nanostructures by using hydrogen silesquioxane as a spin-on-glass (SOG) dielectric material. To decouple the thickness of the final layer from the height of the nanostructure, we propose to embed the nanowire network in the insulator layer by exploiting the planarizing properties of the SOG approach. To achieve the desired dielectric thickness, the structure is chemically etched back with a highly diluted solution to control the etch rate precisely. The roughness of the top surface was less than 2 nm. There were no surface defects and the planarity was excellent, even in the vicinity of the nanowires. This newly developed process was used to realize a multilevel stack architecture with sub-deca-nanometer-range layer thickness.

Entities:  

Year:  2015        PMID: 26422697     DOI: 10.1088/0957-4484/26/42/425302

Source DB:  PubMed          Journal:  Nanotechnology        ISSN: 0957-4484            Impact factor:   3.874


  2 in total

1.  λ/30 inorganic features achieved by multi-photon 3D lithography.

Authors:  Feng Jin; Jie Liu; Yuan-Yuan Zhao; Xian-Zi Dong; Mei-Ling Zheng; Xuan-Ming Duan
Journal:  Nat Commun       Date:  2022-03-15       Impact factor: 17.694

2.  Vertical Silicon Nanowire Field Effect Transistors with Nanoscale Gate-All-Around.

Authors:  Youssouf Guerfi; Guilhem Larrieu
Journal:  Nanoscale Res Lett       Date:  2016-04-19       Impact factor: 4.703

  2 in total

北京卡尤迪生物科技股份有限公司 © 2022-2023.