Literature DB >> 21572210

Fabrication, characterization and simulation of high performance Si nanowire-based non-volatile memory cells.

Xiaoxiao Zhu1, Qiliang Li, Dimitris E Ioannou, Diefeng Gu, John E Bonevich, Helmut Baumgart, John S Suehle, Curt A Richter.   

Abstract

We report the fabrication, characterization and simulation of Si nanowire SONOS-like non-volatile memory with HfO(2) charge trapping layers of varying thicknesses. The memory cells, which are fabricated by self-aligning in situ grown Si nanowires, exhibit high performance, i.e. fast program/erase operations, long retention time and good endurance. The effect of the trapping layer thickness of the nanowire memory cells has been experimentally measured and studied by simulation. As the thickness of HfO(2) increases from 5 to 30 nm, the charge trap density increases as expected, while the program/erase speed and retention remain the same. These data indicate that the electric field across the tunneling oxide is not affected by HfO(2) thickness, which is in good agreement with simulation results. Our work also shows that the Omega gate structure improves the program speed and retention time for memory applications.

Entities:  

Year:  2011        PMID: 21572210     DOI: 10.1088/0957-4484/22/25/254020

Source DB:  PubMed          Journal:  Nanotechnology        ISSN: 0957-4484            Impact factor:   3.874


  1 in total

1.  A Unique Approach to Generate Self-Aligned SiO2/Ge/SiO2/SiGe Gate-Stacking Heterostructures in a Single Fabrication Step.

Authors:  Wei-Ting Lai; Kuo-Ching Yang; Ting-Chia Hsu; Po-Hsiang Liao; Thomas George; Pei-Wen Li
Journal:  Nanoscale Res Lett       Date:  2015-05-19       Impact factor: 4.703

  1 in total

北京卡尤迪生物科技股份有限公司 © 2022-2023.