Literature DB >> 18244563

A compact 3D VLSI classifier using bagging threshold network ensembles.

A Bermak1, D Martinez.   

Abstract

A bagging ensemble consists of a set of classifiers trained independently and combined by a majority vote. Such a combination improves generalization performance but can require large amounts of memory and computation, a serious drawback for addressing portable real-time pattern recognition applications. We report here a compact three-dimensional (3D) multiprecision very large-scale integration (VLSI) implementation of a bagging ensemble. In our circuit, individual classifiers are decision trees implemented as threshold networks - one layer of threshold logic units (TLUs) followed by combinatorial logic functions. The hardware was fabricated using 0.7-/spl mu/m CMOS technology and packaged using MCM-V micro-packaging technology. The 3D chip implements up to 192 TLUs operating at a speed of up to 48 GCPPS and implemented in a volume of (/spl omega/ /spl times/ L /spl times/ h) = (2 /spl times/ 2 /spl times/ 0.7) cm/sup 3/. The 3D circuit features a high level of programmability and flexibility offering the possibility to make an efficient use of the hardware resources in order to reduce the power consumption. Successful operation of the 3D chip for various precisions and ensemble sizes is demonstrated through an electronic nose application.

Entities:  

Year:  2003        PMID: 18244563     DOI: 10.1109/TNN.2003.816362

Source DB:  PubMed          Journal:  IEEE Trans Neural Netw        ISSN: 1045-9227


  2 in total

1.  An ANN-based smart tomographic reconstructor in a dynamic environment.

Authors:  Francisco J de Cos Juez; Fernando Sánchez Lasheras; Nieves Roqueñí; James Osborn
Journal:  Sensors (Basel)       Date:  2012-06-27       Impact factor: 3.576

2.  Training spiking neural models using artificial bee colony.

Authors:  Roberto A Vazquez; Beatriz A Garro
Journal:  Comput Intell Neurosci       Date:  2015-02-01
  2 in total

北京卡尤迪生物科技股份有限公司 © 2022-2023.